

# ANNAMACHARYA UNIVERSITY

EXCELLENCE IN EDUCATION; SERVICE TO SOCIETY
(ESTD, UNDER AP PRIVATE UNIVERSITIES (ESTABLISHMENT AND REGULATION) ACT, 2016)
Rajampet, Annamayya District, A.P - 516126, INDIA

### **Faculty Profile**

#### **Basic Information:**

NAME : M.SRAVANI

DESIGNATION : ASSISTANT PROFESSOR

DEPARTMENT : ECE

DATE OF BIRTH : 24-04-1994

DATE OF JOINING : 01-01-2023

EMAIL ID : Medikurthi.sravani@gmail.com

EMPLOYEE ID : 2014



# **Academic Profile:**

| Qualification | Name of the Board/University        | YEAR |
|---------------|-------------------------------------|------|
| M. Tech       | JNTUA, ANANTAPUR                    | 2018 |
| B. Tech       | JNTUA, ANANTAPUR                    | 2015 |
| Intermediate  | Board of Intermediate Education, AP | 2011 |

#### **Research Details:**

| 1. Areas of Specialization :           | VLSI System Design         |
|----------------------------------------|----------------------------|
| 2. No. of Publications :               | 01                         |
| 3. Awards Received :                   | NIL                        |
| 4. Research Guidance                   |                            |
| No. of PhD Guided:                     | NIL                        |
| No. of M.Tech. Guided:                 | NIL                        |
| No. of B.Tech. Guided:                 | NIL                        |
| 5. Details of Professional Membership: | NIL                        |
| 6. Subjects Taught :                   | EDC, VLSI, HDL Programming |



# **ANNAMACHARYA UNIVERSITY**

EXCELLENCE IN EDUCATION; SERVICE TO SOCIETY
(ESTD, UNDER AP PRIVATE UNIVERSITIES (ESTABLISHMENT AND REGULATION) ACT, 2016)
Rajampet, Annamayya District, A.P - 516126, INDIA

# **Publication Details:**

| Title                                                                        | Publisher | Published<br>Year |
|------------------------------------------------------------------------------|-----------|-------------------|
| DESIGN AND IMPLEMENTATION OF HYBRID LUT/MULTIPLEXER FPGA LOGIC ARCHITECTURES | UGC       | 2018              |

## **Patent Details:**

| Title of Patent | Submitted/Published/Awarded |
|-----------------|-----------------------------|
|                 |                             |